Design of a Current-Mode Class-D Power Amplifier in RF-CMOS

dc.contributor.author Daniel Oliveira en
dc.contributor.author Manuel Cândido Santos en
dc.contributor.author Pedro Guedes de Oliveira en
dc.contributor.author Vítor Grade Tavares en
dc.date.accessioned 2017-11-17T11:41:47Z
dc.date.available 2017-11-17T11:41:47Z
dc.date.issued 2009 en
dc.description.abstract The present paper addresses the implementation of a radio-frequency power amplifier operating in current-mode class-D. In particular, this paper focuses the technical issues concerning the design of a fully-integrated version of the amplifier in a RF-CMOS technology. It is demonstrated that the parasitic series resistance of an integrated load inductor has great impact in the drain efficiency value. In order to compensate for this effect, the reduction of the load network QL has been adopted. A RF-CMCD power amplifier has been designed in 90-nm CMOS including all the inductors on-chip. Simulation results demonstrate 76% drain efficiency, for up to 16-dBm output power at 2.45-GHz operation frequency. en
dc.identifier.uri http://repositorio.inesctec.pt/handle/123456789/3156
dc.language eng en
dc.relation 207 en
dc.relation 4730 en
dc.relation 2152 en
dc.rights info:eu-repo/semantics/openAccess en
dc.title Design of a Current-Mode Class-D Power Amplifier in RF-CMOS en
dc.type conferenceObject en
dc.type Publication en
Files