Reconfigurable FPGA-based FFT processor for cognitive radio applications
Reconfigurable FPGA-based FFT processor for cognitive radio applications
dc.contributor.author | Ferreira,ML | en |
dc.contributor.author | Amin Barahimi | en |
dc.contributor.author | João Canas Ferreira | en |
dc.date.accessioned | 2018-01-05T16:24:06Z | |
dc.date.available | 2018-01-05T16:24:06Z | |
dc.date.issued | 2016 | en |
dc.description.abstract | Cognitive Radios (CR) are viewed as a solution for spectrum utilization and management in next generation wireless networks. In order to adapt themselves to the actual communications environment, CR devices require highly flexible baseband processing engines. One of the most relevant operations involved in radio baseband processing is the FFT. This work presents a reconfigurable FFT processor supporting FFT sizes and throughputs required by the most used wireless communication standards. By employing Dynamic Partial Reconfiguration (DPR), the implemented design can adapt the FFT size at run-time and specialize its operation to the immediate communication demands. This translates to hardware savings, enhanced resource usage efficiency and possible power savings. The results obtained for reconfiguration times suggest that DPR techniques are a viable option for designing flexible and adaptable baseband processing components for CR devices. © Springer International Publishing Switzerland 2016. | en |
dc.identifier.uri | http://repositorio.inesctec.pt/handle/123456789/5548 | |
dc.identifier.uri | http://dx.doi.org/10.1007/978-3-319-30481-6_18 | en |
dc.language | eng | en |
dc.relation | 473 | en |
dc.relation | 6500 | en |
dc.rights | info:eu-repo/semantics/openAccess | en |
dc.title | Reconfigurable FPGA-based FFT processor for cognitive radio applications | en |
dc.type | conferenceObject | en |
dc.type | Publication | en |
Files
Original bundle
1 - 1 of 1