Please use this identifier to cite or link to this item:
Title: Novel Linear Analog-Adder Using a-IGZO TFTs
Authors: Bahubalindruni,PG
Vítor Grade Tavares
Issue Date: 2016
Abstract: A novel linear analog adder is proposed only with n-type enhancement IGZO TFTs that computes summation of four voltage signals. However, this design can be easily extended to perform summation of higher number of signals, just by adding a single TFT for each additional signal in the input block. The circuit needs few number of transistors, only a single power supply irrespective of the number of voltage signals to be added, and offers good accuracy over a reasonable range of input values. The circuit was fabricated on glass substrate with the annealing temperature not exceeding 200 degrees C. The circuit performance is characterized from measurements under normal ambient at room temperature, with a power supply voltage of 12 V and a load of approximate to 4pF. The designed circuit has shown a linearity error of 2.3% (until input signal peak to peak value is 2 V), a power consumption of 78 mu W and a bandwidth of approximate to 115 kHz, under the worst case condition (when it is adding four signals with the same frequency). In this test setup, it has been noticed that the second harmonic is 32 dB below the fundamental frequency component. This circuit could offer an economic alternative to the conventional approaches, being an important contribution to increase the functionality of large area flexible electronics.
metadata.dc.type: conferenceObject
Appears in Collections:CTM - Indexed Articles in Conferences

Files in This Item:
File Description SizeFormat 
P-00K-T86.pdf1.06 MBAdobe PDFThumbnail

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.